Signed-Digit Division Using Combinational Arithmetic Nets

CHIN TUNG, MEMBER, IEEE

Abstract — To meet the challenge created by the advent of large-scale integration, a unique microelectronic arithmetic building element and combinational arithmetic nets, composed of the building elements, have been studied and proposed for arithmetic processor design. A fast division algorithm, particularly suitable for floating-point arithmetic, has also been developed for signed-digit arithmetic. This algorithm is characterized by the need of preprocessing the divisor and then exact generation of quotient digits. This paper describes the implementation of this division algorithm with the arithmetic building element and combinational arithmetic nets. The intention here is to explore the feasibility of applying large-scale integration technology to arithmetic processors.

Index Terms — Arithmetic building element, combinational arithmetic net, division, large-scale integration, microelectronic block, signed-digit number system.

I. THE ARITHMETIC BUILDING ELEMENT AND THE COMBINATIONAL ARITHMETIC NET

The continuing reduction of the size and cost of microelectronic logic elements encourages the utilization of more complex logic nets in digital computers. In arithmetic processors, because of the application of these complex logic nets, the replacement of sequential logic nets by their combinational equivalents and the substitution of programmed software subroutines by hardware function generators are to be economically justified in the near future. A unique building block, the arithmetic building element (ABE), has been proposed [2], [3], [5], [7]. The ABE is defined in terms of arithmetic transfer functions, employing the redundant signed-digit (S-D) number system [1], in order to take full advantage of the complexity offered by microelectronics on a single chip. A combinational arithmetic (CA) net, composed of an acyclic array of the arithmetic building element, is organized in such a fashion that the accuracy, cost, and speed of approximating a given function are adjustable [4], [5], [7]. A CA net with feedback loops introduced is called an iterative CA net. As an economic alternative, hybrid CA nets can be formed with totally CA subnets and iterative CA subnets. A storage register at the ABE output facilitates "pipelining" on CA nets with resulting increase of computation throughput [4], [7]. A single ABE may also serve as the arithmetic processor of a serially organized computer. Without going into detail, we shall briefly describe only those characteristics of the ABE and the CA net which are pertinent to the implementation of the division algorithm with which this paper is concerned.

The simplified schematic diagram of the ABE is shown in Fig. 1. Let r be the radix of the S-D number system. The ABE can receive up to \((r+1)\) input digits \(\left(x'_1, x'_2, \cdots, x'_{r+1}\right)\) on \((D_1, D_2, \cdots, D_M)\) and produce one output digit \(s_i\) on \(S\) or two output digits \((t_{i-1}, s_i)\) on \((T, S)\). The function line inputs \((SS, MS, PD, RS)\) are individual logic variables, allowing the selection of various transfer functions. Separate function line inputs \(G0\) and \(G1\) gate the output of the ABE which is held at zero only if \(\sim G0 \lor G1 = 1\) where \(\sim\) indicates negation. There is also a bit line output, \(z\); \(z=1\) when the result of the specified transfer function at the given digit position is zero. The arithmetic transfer functions pertinent to our discussion in this paper are described below.

A. Simple Sum

The ABE is activated to perform the simple sum function with \(SS = 1\). The digits of the two input words, \(x_1^1\) and \(x_2^1\), are \(x_1^1, x_2^1, x_1^1 + x_2^1\), and \(x_1^1 + x_2^1\). They are entered on input digit lines \(D_1\) to \(D_4\) in that order. The algorithm is

\[
s_i = x_1^1 + x_2^1 - r g_i + g_{i+1}
\]

where \(g_i\) is the carry generated at position \(i\) in an S-D number system and \(g_i = 1, 0, \) or \(-1\). Thus, a single word \(s\) is the result of adding two words \(x_1^1\) and \(x_2^1\).

B. Multiple Sum

The ABE is activated to perform the multidigit sum function with \(MS = 1\). With up to \(m\) input digits \(\left(x_1^m, \cdots, x_m^m\right)\) on \((D_1, \cdots, D_M)\) digit lines, the algorithm is

\[
\sum_{j=1}^{m} x_j^i = r t_{i-1} + s_i
\]

where \(m \leq r+1\), \(|s_i| \leq a\), and \(|t_{i-1}| \leq a\). \((a\) is the maximum digit value of a given S-D number system; \(|r/2|+1 \leq a \leq r-1\).) At each digit position there are two output digits,
i.e., \( t_{i-1} \) and \( s_i \); hence, a double word \((s, t)\) is the result of adding \( m \) words.

C. Product

The ABE is activated to perform the product function with \( PD = 1 \). The inputs are one digit \( x_1 \) (on D1) of the multiplier \( x^1 \) and three digits \( x_1^2, x_1^2 + 1, x_1^2 + 2 \) (on D2, D3, D4) of the multiplicand \( x^2 \). The algorithm is

\[
\begin{align*}
[x_1 x_1^2]^2 &= r p_{i+j+1} + q_{i+j+2} \\
[x_1 x_1^2]^1 &= r p_{i+j} + q_{i+j+1} \\
[x_1 x_1^2]^0 &= r p_{i+j-1} + q_{i+j} \\
S_{i+j} &= p_{i+j} + q_{i+j} - r g_{i+j} + g_{i+j+1}.
\end{align*}
\]

The multiplication of two \( n \)-digit words, using this product algorithm, will yield a result where there are not fewer than \( n \) digits in at least one digital position. Such a result is said to be an \( n \)-tuple word. An \( n \)-tuple word can be reduced to a single word by using more ABE's which perform MS and SS functions on the \( n \)-tuple word.

D. Reconversion

The ABE is activated to reconveret an S-D number to binary form with RS = 1. A CA net is an ensemble of ABE's.

The graphical representation of CA nets, in the form of directed graphs, exists in two levels, namely, the algorithm and hardware levels [5]. We shall describe the hardware level only. The emphasis on graphical representation of CA nets at this level is for the purpose of exhibiting functional properties and limitations of the ABE. The vertices which represent the four arithmetic transfer functions just mentioned are:

1) simple sum: \( \oplus \)
2) multiple sum: \( \bigoplus \)
3) product: \( \otimes \)
4) reconversion: \( \equiv \)

Further, the ABE also provides storage capability; hence, 5) storage: \( \equiv \).

Arrows are represented by directed solid lines. Digits transmitted and their formats are identified along arrows; left shift \((k \uparrow)\) or right shift \((k \downarrow)\) \( k \) places can also be indicated if necessary. If no such information is explicitly indicated, then the whole word, as it was produced in the vertex, is to be transmitted without shift. The setting of control signals, if any, is also indicated along the arcs. The special outputs, e.g., \( z \), from the preceding vertex assume the form of encoded digits 0 or 1 if they stand by themselves along the arc. However, if they are followed by \( "G0" \) or \( "G1" \), then they assume the form of a single bit 0 or 1 and are fed into the succeeding vertex to energize the gating control G1 or G0. Implementation may be specified for any input word by putting a solid dot at the termination of the incoming arc transmitting the input word.

The delay time through one ABE is the same as that through one hardware level vertex and is defined as one time unit \( (tu) \).

II. THE SIGNED-DIGIT DIVISION ALGORITHM

S-D number representation which is a redundant and positional representation with a constant radix \( r \geq 3 \) allows arithmetic addition with carry propagation limited to one digit position regardless of the length of the operands [1].

A division algorithm characterized by exact generation of quotients has been developed for S-D arithmetic [8]. The basic principle is outlined below. All numbers are assumed to have the format

\[
x = (x_{-m} \cdots x_{-1} x_0 \cdot x_1 \cdots x_n).
\]

It is further assumed that the divisor \( d \) is positive and has the format

\[
d = d_0 \cdot d_1 \cdots d_n.
\]

The recursive step in division is described by

\[
x^{(j+1)} = r x^{(j)} - q_{j+1} d,
\]

where \( x^{(0)} \) is the dividend, \( x^{(j)} \) is the \( j \)th partial remainder, \( q_{j+1} \) is the \((j+1)\)st digit of the quotient \( q \), and \( r \) is the radix.

If it is desired to have the quotient digits generated in an exact manner (i.e., not trial-and-error) and, in particular, to have \( q_{j+1} \) equal to \( x_1^{(j)} \), plus a constant (which may be zero), then this requirement together with the constraint that \( |x^{(j+1)}| \) be less than \( d \) would yield a specific range for \( d \). For a minimally redundant S-D number system it has been found [8] that

\[
1 - h_1 < d < 1 + h_2
\]

where for even radices \( r \),

\[
\begin{align*}
h_2 &= (r - 4)/r(r - 1) \\
h_1 &= (r - 4)/(r - 1)(r + 4),
\end{align*}
\]

for odd radices \( r \),

\[
\begin{align*}
h_2 &= (r - 3)/(r - 1)^2 \\
h_1 &= (r - 3)/(r - 1)(r + 3).
\end{align*}
\]

It should be pointed out that ranges for divisors in conventional number systems have also been investigated [6].

Based on the above argument this division algorithm is performed in two steps. In step one, the input divisor, assumed positive and normalized, is brought into the specified range by no more than two multiplications. A nonoptimal set of multiplication constants has been developed [8], and the selection of the constants is based on the examination of the unit digit and the two most significant digits of the fraction of the divisor. In the meantime the dividend is adjusted accordingly. At the end of step one, \( d = 1 + e, e = (0 \cdot e_1 \cdots e_n) \), and \( e \) satisfies the conditions in (8), \( x = (x_{-1} x_0 \cdot x_1 \cdots x_n) \).

The recursive relation in step 2 can be described with the following formula, analogous to (7):

\[
x^{(j+1)} = r x^{(j)} - (t_0^{(j)} r + x_1^{(j)}) e \quad j = 0, 1, \cdots, n - 1
\]

and

\[
q_{j+1} = x_1^{(j+1)}
\]

where \( t_0^{(j)} \) is the carry digit out of the most significant digit of the fraction of the partial remainder. A formal description
of step 2 using Iverson's notation and an example of radix 16 with minimum redundancy can be found in [8].

III. IMPLEMENTATION

The basic operations in step one of this S-D division algorithm are as follows. Compare the given argument against a set of constants and then select, based on the result of the comparison, an appropriate multiplication factor by which to multiply the given argument. The quantities \((x'', d'')\) are the given dividend and divisor, respectively, with \(d''\) assumed to be positive and normalized. In the first substep \(x' = x''k_j\) and \(d' = d''k_j\) if \(k_j \leq d'' \leq k_j'\), where \((k_j, k_j')\) is a pair of comparison constants and \(k_j\) is the associated multiplication factor. In the second substep the above process is repeated; \(x = x'k_j\) and \(d = d'k_j\) if \(k_j \leq d' \leq k_j'\). A representative segment of a possible CA net implementation of the above process is shown in Fig. 2.

To test whether \(a \leq y \leq b\) is equivalent to testing whether \((y-a) \geq 0\) and \((b-y) \geq 0\). This is exactly the way it is determined whether or not \(d_0, d_1', d_2\) is within the range bounded by \(k_j\) and \(k_j'\) in Fig. 2. First, the two subtractions are performed. The subsequent reconversions yield the sign (polarity) information of the differences. If and only if the two differences are nonnegative, the sum of their signs will yield the indication \(z = 1\). The zero indication is then used as the gating control \(G_1\) to release the multiplication factor \(k_j\). Of all multiplication factors, only one will be released and the merging operation [5] is done at the multiple sum vertex at level 4. The CA net described so far has performed the functions of comparison, decision, and selection. The appropriately selected multiplication factor \(k_j\) is then used to multiply \(d''\) and \(x''\) to obtain \(d'\) and \(x'\). The above process may be repeated to obtain \(d\) and \(x\).

The inputs to step two are \(d = 1 + e\) and \(x\). The CA net describing the recursive relation is shown in Fig. 3. This step is relatively more straightforward than step one. Note that \(-t(d')e\) is formed by shifting \(e\) to the left by one digit position and then multiplying it by \(t(d)\). The quantity \(r x(j)\) is obtained also by shifting \(x(j)\) to the left by one digit position. Thus, the input to the multiple sum vertex is the quantity

\[
(r d'(j) + x(j) e + r x(j))
\]

which is \(x(j+1)\). Note that there should also exist a storage vertex receiving the quotient digits generated.

IV. CONCLUSION

The implementation of an S-D division algorithm characterized by exact generation of quotients with a unique microelectronic arithmetic building block has been shown. We have also demonstrated the decision and selection capability of the combinational arithmetic net composed of the building blocks. We by no means attempt to suggest that this scheme is better or more efficient than current techniques employed in existing arithmetic processors. The above discussion, however, does motivate our interest in exploring a new approach to arithmetic processor design for the forthcoming era of large-scale integration.

REFERENCES