Engineering of Complex Computer Systems, IEEE International Conference on (2009)
June 2, 2009 to June 4, 2009
Real-time performance analysis of processor behaviourrequires the efficient gathering of micro-architecturalinformation from processor cores. Such information can beexpected to be highly structured allowing it to be compressed, but the computational burden of conventional compression techniques exclude their use in this environment. We consider the use of new mathematical techniques that allow a signal to be compressed and recovered from a relatively small number of samples. These techniques, collectively termed Compressive Sampling,are asymmetric in that compression is simple, but recovery is complex. This makes them appropriate for applications in which the simplicity of the sensor can be offset against complexity at the ultimate recipient of the sensed information. We evaluate the practicality of using such techniques in the transfer of signals representing one or more micro-architectural counters from a processor core. We show that compressive sampling is usable to recover such performance signals, evaluating the trade-off between efficiency, accuracy and practicability within its variousvariants.
S. Rooney, T. Tuma and P. Hurley, "On the Applicability of Compressive Sampling in Fine Grained Processor Performance Monitoring," Engineering of Complex Computer Systems, IEEE International Conference on(ICECCS), Potsdam, Germany, 2009, pp. 210-219.