2008 11th EUROMICRO Conference on Digital System Design Architectures, Methods and Tools (2008)
Sept. 3, 2008 to Sept. 5, 2008
DOI Bookmark: http://doi.ieeecomputersociety.org/10.1109/DSD.2008.84
This paper proposes a system-level cycle-based framework to model and design heterogeneous Multiprocessor Systemson-Chip (MPSoC), called GRAPES. The approach features flexibility and modularity maintaining high simulation speed despite modeling at cycle level. Intellectual Property (IP) system modules can be described as C++or System C entities and they are wrapped into C++ objects, called plug-ins. Plug-ins, that are modeled by the Transaction Level Modeling (TLM) style, are managed by the GRAPES kernel, which is the core of the simulation framework. GRAPES structural approach permits to easily model run-time reconfiguration and power modeling. Furthermore, GRAPES has been used to model and to simulate a case study: a scalable and heterogeneous MPSoC based on Network-on-Chip (NoC)interconnect.
Simulation, Modeling, System-on-Chip (SoC), Multiprocessor System-on Chip (MPSoC)
C. Silvano, O. Villa, M. Monchiero and G. Palermo, "A Modular Approach to Model Heterogeneous MPSoC at Cycle Level," 2008 11th EUROMICRO Conference on Digital System Design Architectures, Methods and Tools(DSD), vol. 00, no. , pp. 158-164, 2008.