March 7, 2005 to March 11, 2005
N. Huot , TIMA Laboratory, France
H. Dubreuil , TIMA Laboratory, France
L. Fesquet , TIMA Laboratory, France
M. Renaudin , TIMA Laboratory, France
DOI Bookmark: http://doi.ieeecomputersociety.org/10.1109/DATE.2005.159
This paper presents a novel FPGA architecture for implementing various styles of asynchronous logic. The main objective is to break the dependency between the FPGA architecture dedicated to asynchronous logic and the logic style. The innovative aspects of the architecture are described. Moreover the structure is well suited to be rebuilt and adapted to fit with further asynchronous logic evolutions thanks to the architecture genericity. A full-adder was implemented in different styles of logic to show the architecture flexibility.
N. Huot, H. Dubreuil, L. Fesquet, M. Renaudin, "FPGA Architecture for Multi-Style Asynchronous Logic", DATE, 2005, Proceedings. Design, Automation and Test in Europe, Proceedings. Design, Automation and Test in Europe 2005, pp. 32-33, doi:10.1109/DATE.2005.159