The Community for Technology Leaders
2008 11th IEEE International Conference on Computational Science and Engineering (2008)
July 16, 2008 to July 18, 2008
ISBN: 978-0-7695-3193-9
pp: 109-116
A well-known challenge during processor design is to obtain best possible results for a typical target application domain by combining flexibility and computational performance. ASIPs (Application Specific Instruction Set Processors) provide a tradeoff between generality of processor (flexibility) and its physical characteristics (computational performance and silicon area). This paper evaluates an ASIP design methodology based on the extension of an existing instruction setand architecture described with LISA 2.0 language. The objective is to accelerate the ASIPs design process byusing partially predefined, configurable RISC-like embedded processor cores that can be quickly tuned to given applications by means of ISE (Instruction Set Extension) techniques. A case study demonstrates the methodological approach for the JPEG algorithm and motion estimation encoding algorithm of H.264 encoding standard.

L. Apvrille, M. Rashid and R. Pacalet, "Application Specific Processors for Multimedia Applications," 2008 11th IEEE International Conference on Computational Science and Engineering(CSE), vol. 00, no. , pp. 109-116, 2008.
94 ms
(Ver 3.3 (11022016))