The Community for Technology Leaders
Green Image
Issue No. 02 - March/April (2007 vol. 27)
ISSN: 0272-1732
pp: 69-78
Tse-Yu Yeh , P.A. Semi
The dual-core PA6T-1682M system on chip (SoC) is the first design in the PWRficient family of high-performance, low-power processor designs that target server-class performance with low power consumption. The heart of the PA6T-1682M is the PA6T core, which implements the 64-bit IBM Power Architecture. The SoC implements extensive features that support embedded and mobile low-power applications.
low power, high-performance, processor, computer architecture, chip multiprocessor, coherent memory system

T. Yeh, "Low-Power, High-Performance Architecture of the PWRficient Processor Family," in IEEE Micro, vol. 27, no. , pp. 69-78, 2007.
94 ms
(Ver 3.3 (11022016))